My CPU when the L1 cache misses



# EECS 370 - Lecture 19 Direct Mapped Caches



#### Announcements

- P3 due Thursday
- HW 5 due Monday 4/3
- IA applications due 3/24 (Fri)



#### Resources

- Want extra examples with pipelining? Try playing with the "Pipeline Simulator" under "Resources" on the website
  - <a href="https://vhosts.eecs.umich.edu/370simulators/pipeline/simulator.html">https://vhosts.eecs.umich.edu/370simulators/pipeline/simulator.html</a>
  - Several pre-written programs you can step through to understand what's going on
  - Note that the project pipeline is slightly different



# Review: Memory Hierarchy

- Cache holds data we're likely to use in the future
- Hardware responsible for "guessing" what we'll use
- Take advantage of two principles:
  - **Temporal locality:** When choosing what to evict from the cache (since we can't store everything), try to evict things that haven't been used in a while (e.g. Least Recently Used **LRU**)
  - Spatial locality: Keep data around what we've access in the cache as well via larger cache blocks
    - Block: part of the cache entry holding data
    - Larger cache blocks also reduce tag overhead





#### What about stores?

- Where should you write the result of a store?
  - If that memory location is in the cache:
    - Send it to the cache.
    - Should we also send it to memory? (write-through policy)
  - If it is not in the cache:
    - Allocate the line (put it in the cache)?
       (allocate-on-write policy)
    - Write it directly to memory without allocation? (no allocate-on-write policy)



#### write-through, allocate on write (REF 3)





#### write-through, allocate on write (REF 3)





#### write-through, allocate on write (REF 4)





#### write-through, allocate on write (REF 4)





#### write-through, allocate on write (REF 6)





#### write-through, allocate on write (REF 6)





# How many memory references?

- Each miss reads a block
  - 2 bytes in this cache
- Each store writes a byte
- Total reads: 8 bytes
- Total writes: 2 bytes
- but caches generally miss < 20%
  - Can we take advantage of that?
  - Multi-core processors have limited bandwidth between caches and memory
  - Extra stores also cost power



# Write-through vs write-back

<u>Poll:</u> Write back caches will always generate less "traffic" than write-through.

- a) True
- b) False
- Can we design the cache to NOT write all stores to memory immediately?
  - Keep the most recent copy in the cache and update the memory only when that data is evicted from the cache (write-back)
  - Do we need to write-back all evicted lines?
    - No, only blocks that have been modified
    - Keep a "dirty bit", reset when the line is allocated, set when the block is stored into. If a block is "dirty" when evicted, write its data back into memory.



#### Handling stores (write-back)





#### write-back (REF 1)





# write-back (REF 1)





# write-back (REF 2)





# write-back (REF 2)





# write-back (REF 3)





# write-back (REF 3)





# write-back (REF 4)





# write-back (REF 4)





# write-back (REF 5)





# write-back (REF 5)





# write-back (REF 5)





# How many memory references?

- Each miss reads a block
  - 2 bytes in this cache
- Each evicted dirty cache line writes a block
- Total reads: 8 bytes
- Total writes: 4 bytes (after final eviction)

For this example, would you choose write-back or write-through?

Write-back works best when we write to a particular address multiple times before evicting



# Review: Writes

| Store w No Allocate | Write-Back                                                      | Write-Through                                                            |
|---------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------|
| Hit?                | Write Cache                                                     | Write to Cache + Memory                                                  |
| Miss?               | Write to Memory                                                 | Write to Memory                                                          |
| Replace block?      | If evicted block is dirty, write to Memory                      | Do Nothing                                                               |
| Store w Allocate    | Write-Back                                                      | Write-Through                                                            |
| Hit?                | Write Cache                                                     | Write to Cache + Memory                                                  |
| Miss?               | Read from Memory to Cache, Allocate to LRU block Write to Cache | Read from Memory to Cache, Allocate to LRU block Write to Cache + Memory |
| Replace block?      | If evicted block is dirty, write to Memory                      | Do Nothing                                                               |



#### Fully-associative caches Memory data tag A block can go 130 to any location 160 10 200 11 210 **Address: 220** tag block offset **13 230** 14 240 3 bits 1 bit **250**



# Fully-associative caches

- We designed a fully-associative cache
  - Any memory location can be copied to any cache line.
  - We check every cache tag to determine whether the data is in the cache.
- This approach can be too slow sometimes
  - Parallel tag searches are expensive and can be slow



#### Direct mapped caches

- We can redesign the cache to eliminate the requirement for parallel tag lookups
  - Direct mapped caches partition memory into as many regions as there are cache lines
  - Each memory region maps to a single cache line in which data can be placed
  - Now only one tag needs to be checked the one associated with the region the reference is in



#### Mapping memory to cache (Direct-mapped)



# Direct mapped caches

- Two blocks in memory that map to the same index in the cache cannot be present in the cache at the same time
  - One index → one entry
- Can lead to 0% hit rate if more than one block accessed in an interleaved manner map to the same index
  - Assume addresses A and B have the same index bits but different tag bits
  - A, B, A, B, A, B, A, B, ...
  - All accesses are conflict misses



<u>Poll:</u> How many bits for each field?

#### **Direct-mapped cache**





# Direct-mapped (REF 1)





#### **Direct-mapped (REF 1)**





#### **Direct-mapped (REF 2)**





## Direct-mapped (REF 2)

<u>Poll:</u> Complete the last few instructions yourself





https://bit.ly/3tnl0nS

### **Direct-mapped (REF 3)**





### **Direct-mapped (REF 3)**





### **Direct-mapped (REF 4)**





### **Direct-mapped (REF 4)**





### **Direct-mapped (REF 4)**





### **Direct-mapped (REF 5)**





### **Direct-mapped (REF 5)**





#### Next time

- Discuss intermediate between fully-associative and direct mapped caches
  - "Set Associative" caches
- Lingering questions / feedback? I'll include an anonymous form at the end of every lecture: <a href="https://bit.ly/3oXr4Ah">https://bit.ly/3oXr4Ah</a>





# Extra Excercises



<u>Poll:</u> What storage is needed per block?

# Class Problem—Storage overhead

Consider the following cache:
 32-bit memory addresses, byte addressable, 64KB cache
 64B cache block size, write-allocate, write-back, fully associative

This cache will need 512 kilobits for the data area (64 kilobytes times 8 bits per byte). Note that in this context, 1 kilobyte = 1024 bytes (NOT 1000 bytes!) Besides the actual cached data, this cache will need other storage. Consider tags, valid bits, dirty bits, bits to keep track of LRU, and anything else that you think is necessary.

 How many additional bits (not counting the data) will be needed to implement this cache?

```
Tag bits = 32 - log(64) = 26 bits
#lines = 64KB/64B = 1024
LRU = log(1024) = 10 bits
1 valid bit, 1 dirty bit
```





# Class Problem—Analyze performance

 Suppose that accessing a cache takes 10ns while accessing main memory in case of cache-miss takes 100ns. What is the average memory access time if the cache hit rate is 97%?

 To improve performance, the cache size is increased. It is determined that this will increase the hit rate by 1%, but it will also increase the time for accessing the cache by 2ns. Will this improve the overall average memory access time?



# Class Problem—Analyze performance

 Suppose that accessing a cache takes 10ns while accessing main memory in case of cache-miss takes 100ns. What is the average memory access time if the cache hit rate is 97%?

$$AMAT = 10 + (1 - 0.97)*100 = 13 \text{ ns}$$

 To improve performance, the cache size is increased. It is determined that this will increase the hit rate by 1%, but it will also increase the time for accessing the cache by 2ns. Will this improve the overall average memory access time?

$$AMAT = 12 + (1 - 0.98)*100 = 14 \text{ ns}$$

